Pages without language links
Jump to navigation
Jump to search
The following pages do not link to other language versions.
Showing below up to 50 results in range #101 to #150.
View (previous 500 | next 500) (20 | 50 | 100 | 250 | 500)
- Open (and Closed) Source Analog Design with Hdl21 & VLSIR
- Open Source Parasitic Extraction
- Open Source for Sustainable and Long lasting Phones
- Open Source in Healthcare, an hardware approach: the echOpen project case
- Open source Design Flow status and roadmap for IHP BiCMOS technology
- PDKMaster & co.: a framework for scalable and technology portable standard cell, IO and SRAM libraries
- Physical security for cryptographic implementations with open hardware
- Placement algorithms for standard cells in Coriolis
- Porting software to hardware using XLS and open source PDKs
- Powered by Open EDA: Applying Apple's Chip-to-Product Design Methods to Satellites
- Proof-of-concept for scalable analog blocks using the PDKMaster framework
- PyOpus - a Python library for design automation
- Recent Developments from YosysHQ
- Recommendations and roadmap for the development of open-source silicon in the EU
- Recommendations for the EC on how to reduce the environmental impact of the ICT sector
- Revolutionize your chip design with GDSFactory and Open Source PDKs
- Software-Defined Hardware: Digital Design in the 21st Century with Chisel
- Standard-cell characterization
- Standard-cell recognition
- Standard-cell synthesis
- Standard Cell Library report
- Statute of the Free Silicon Foundation (I) ETS
- Synthesis with ghdl
- SystemC AMS and upcoming free frameworks for the free design
- Teaching Chip Design with Open-Source Tools
- TestPageX
- The ACT EDA flow for asynchronous logic
- The Alliance/Coriolis design flow
- The EPFL Logic Synthesis Libraries: open-source tools for classical and emerging technologies
- The Raven chip: First-time silicon success with qflow and efabless
- The development of the NSXLIB standard cell scalable library
- The importance of EU Academia in developing the chips of the future
- The open-source and low-cost echo-stethoscope project
- The road to fully open hardware mobile computing
- TinyTapeout - what happened and next steps
- Toward a collaborative environment for Open Hardware Design
- Toward multi-language open-source HDL simulation
- Towards digital sovereignty by open source (hardware)
- Tutorial and FAQ on physical verification, DRC+LVS
- VACASK: a Verilog-A Circuit Analysis Kernel
- Verilog-AMS in Gnucap
- Verilog-AMS in Gnucap (2024)
- Verilog-A Circuit Analysis Kernel (VACASK)
- Welcome from LIP6
- Welcome from the Free Silicon Foundation 2023
- White paper for the EC, January 2020
- Whom do you trust?: Validating process parameters for open-source tools
- Wiki/openic
- Wishbone: a free SoC bus family
- XSCHEM - circuit schematic editor for VLSI, ASIC, PCB design