Pages with the fewest revisions

Jump to navigation Jump to search

Showing below up to 46 results in range #101 to #146.

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)

  1. Verilog-A Circuit Analysis Kernel (VACASK)‏‎ (7 revisions)
  2. Challenge to Fabricate LSI without NDA with Open Method‏‎ (7 revisions)
  3. FSiC2021‏‎ (7 revisions)
  4. KQCircuits – open-source EDA software for designing chips with super conducting qubits‏‎ (7 revisions)
  5. Toward a collaborative environment for Open Hardware Design‏‎ (7 revisions)
  6. Design of a 1.2MS/s Charge-Redistribution Non-Binary SAR-ADC Utilizing the SKY130 Open-Source Technology‏‎ (7 revisions)
  7. Coriolis (installation)‏‎ (7 revisions)
  8. Environmental impacts of electronics and the role of open source hardware‏‎ (8 revisions)
  9. The development of the NSXLIB standard cell scalable library‏‎ (8 revisions)
  10. Standard-cell synthesis‏‎ (8 revisions)
  11. FSiC2023 venue‏‎ (8 revisions)
  12. Mixed-signal system modelling and simulation‏‎ (8 revisions)
  13. Merging Gnucap and Qucs -- The Why and How‏‎ (8 revisions)
  14. KLayout XSection tool - Deep insights or nonsense in colors?‏‎ (8 revisions)
  15. Need for a free alternative to OpenAccess (by Matthias)‏‎ (8 revisions)
  16. Wiki/openic‏‎ (8 revisions)
  17. Software-Defined Hardware: Digital Design in the 21st Century with Chisel‏‎ (9 revisions)
  18. Open Source Parasitic Extraction‏‎ (9 revisions)
  19. LibreCell‏‎ (9 revisions)
  20. Industry-Grade SystemVerilog IPs And The Open Flow: How We Synthesized Iguana‏‎ (10 revisions)
  21. FSiC2019 venue‏‎ (10 revisions)
  22. Mixing software abstractions for high-level FPGA programming‏‎ (10 revisions)
  23. Teaching Chip Design with Open-Source Tools‏‎ (10 revisions)
  24. VACASK: a Verilog-A Circuit Analysis Kernel‏‎ (12 revisions)
  25. From filters to CMOS transistors - A library of analog schematics with automated sizing‏‎ (12 revisions)
  26. Hands-on with KLayout: Design rule checks and layout to netlist tools‏‎ (13 revisions)
  27. Inclusive Modeling with SysMD‏‎ (13 revisions)
  28. KLayout's deep verification base project‏‎ (13 revisions)
  29. Closing The Synthesis Gap — Is Open Source Logic Synthesis About To Beat The Industry?‏‎ (13 revisions)
  30. Horizon 2021 Coordination and Support Action (CSA) proposal‏‎ (14 revisions)
  31. SystemC AMS and upcoming free frameworks for the free design‏‎ (15 revisions)
  32. OpenRAM: An Open-Source Memory Compiler‏‎ (15 revisions)
  33. FOS standard cell generator from scratch‏‎ (18 revisions)
  34. FSiC2024‏‎ (18 revisions)
  35. FSiC2020‏‎ (18 revisions)
  36. Standard-cell characterization‏‎ (19 revisions)
  37. CMP add on services - Towards Foundry PDKs on Free CAD Tools‏‎ (23 revisions)
  38. High level system modelling, hands-on computer session‏‎ (23 revisions)
  39. 65nm CMOS Design-Flows on Free and Open-Source Tools : An Overview‏‎ (23 revisions)
  40. Development of FreePDK: An Open-Source Process Design Kit for Advanced Technology Nodes‏‎ (25 revisions)
  41. Guidelines for speakers‏‎ (27 revisions)
  42. FSiC2022 venue‏‎ (29 revisions)
  43. Main Page‏‎ (32 revisions)
  44. FSiC2023‏‎ (57 revisions)
  45. FSiC2022‏‎ (92 revisions)
  46. FSiC2019‏‎ (111 revisions)

View (previous 100 | next 100) (20 | 50 | 100 | 250 | 500)