Difference between revisions of "FSiC2024"

From F-Si wiki
Jump to navigation Jump to search
Line 33: Line 33:
* 10:00, Alessandro Tempia Calvino ([https://people.epfl.ch/alessandro.tempiacalvino/?lang=en EPFL]), ''[[The EPFL Logic Synthesis Libraries: open-source tools for classical and emerging technologies]]''
* 10:00, Alessandro Tempia Calvino ([https://people.epfl.ch/alessandro.tempiacalvino/?lang=en EPFL]), ''[[The EPFL Logic Synthesis Libraries: open-source tools for classical and emerging technologies]]''
* 10:30, Tristan Gingold ([http://ghdl.free.fr/ GHDL]), ''[[How to debug a simulation (tentative)]]''
* 10:30, Tristan Gingold ([http://ghdl.free.fr/ GHDL]), ''[[How to debug a simulation (tentative)]]''
* 11:00, Charles Papon ([https://github.com/SpinalHDL SpinalHDL]), ''[[Moving toward VexiiRiscv]]''
* 10:50, Martijn Bastiaan and Lucas ([https://qbaylogic.com Qbaylogic]), ''[[It's nice to have a choice: using Haskell for circuit design]]''
* 11:30, Martijn Bastiaan and Lucas ([https://qbaylogic.com Qbaylogic]), ''[[It's nice to have a choice: using Haskell for circuit design]]''
* 11:10, Stefano Minigutti ([https://syosil.com/ SyoSil]), ''[[Open-Source Verification of Digital ASIC/FPGA Circuits]]''
* 11:30, Charles Papon ([https://github.com/SpinalHDL SpinalHDL]), ''[[Moving toward VexiiRiscv]]''
* '''12:00-13:30''', '''lunch break'''
* '''12:00-13:30''', '''lunch break'''
* 13:30, Rajit Manohar ([https://yale.edu Yale]), ''[[The ACT EDA flow for asynchronous logic]]''
* 13:30, Rajit Manohar ([https://yale.edu Yale]), ''[[The ACT EDA flow for asynchronous logic]]''


====Foundries and PDKs====
====Foundries and PDKs====
* 14:00, Rene Scholz, Sergei Andreev, Krzysztof Herman ([https://www.ihp-microelectronics.com IHP Microelectronics]), ''[[Update on IHP open source PDK initiative & how to submit free open source designs in IHP technology]]''
* 13:50, Rene Scholz, Sergei Andreev, Krzysztof Herman ([https://www.ihp-microelectronics.com IHP Microelectronics]), ''[[Update on IHP open source PDK initiative & how to submit free open source designs in IHP technology]]''
* 14:30, Sergei Andreev, T. Zecha, Krzysztof Herman ([https://www.ihp-microelectronics.com IHP Microelectronics]), ''[[IHP open source PDK: KLayout Pycell Development status]]''
* 14:20, Sergei Andreev, T. Zecha, Krzysztof Herman ([https://www.ihp-microelectronics.com IHP Microelectronics]), ''[[IHP open source PDK: KLayout Pycell Development status]]''
* 15:00, Joaquin Matres Abril (Google), ''[[Revolutionize your chip design with GDSFactory and Open Source PDKs]]''
* 14:40, Joaquin Matres Abril (Google), ''[[Revolutionize your chip design with GDSFactory and Open Source PDKs]]''


====On-going FOS silicon projects (part 1)====
====On-going FOS silicon projects====
* 15:30, Xianjun Jiao ([https://github.com/open-sdr IMEC, OpenWiFi project]), ''[[An opensource Wi-Fi chip, What, Why and How? ]]''
* 15:00, Matthew Venn ([https://www.yosyshq.com/ YosysHQ], [https://www.chipflow.io/ ChipFlow]), ''[[To be announced]]''
* '''16:00-17:00''', '''Afternoon break.''' Coffee is served on-campus
* 15:30, Tim Edwards ([https://efabless.com/ Efabless], [http://opencircuitdesign.com/ Open Circuit Design]), ''[[Caravel Panamax:  The Next Generation]]''
* 17:00, Matthew Venn ([https://www.yosyshq.com/ YosysHQ], [https://www.chipflow.io/ ChipFlow]), ''[[To be announced]]''
* '''16:00-16:30''', '''Afternoon break.''' Coffee is served on-campus
* 17:30, Tim Edwards ([https://efabless.com/ Efabless], [http://opencircuitdesign.com/ Open Circuit Design]), ''[[Caravel Panamax: The Next Generation]]''
* 16:30, Philippe Sauter and Thomas Benz  ([https://www.ethz.ch/ ETH Zurich]), ''[[Achieving Competitive Performance with Open EDA Tools on a 2MGE Open-Source Linux-Capable RISC-V SoC]]''
* 16:50, Xianjun Jiao ([https://github.com/open-sdr IMEC, OpenWiFi project]), ''[[An opensource Wi-Fi chip, What, Why and How? ]]''
* 17:20, Jorge Marin and Christian Rojas ([https://ac3e.usm.cl/ AC3E - Chile]), ''[[Unlocking the power: energy management open-source analog building blocks from concept to silicon-proven IP]]''
* 17:40, Jelle Verest ([https://www.tue.nl/en/ student at TU Eindhoven]), ''[[Working towards FOSS RF IC design in SKY130]]''
* 18:00, Staf Verhaegen ([https://www.chips4makers.io/blog Chips4Makers]), ''[[Project Arrakeen: a PDKMaster based framework for scalable and portable digital and analog circuits]]''


====Workshop====
====Workshop====
* 18:00-19:00, technical discussion
* 18:20-19:00, technical discussion


===June 20, Thursday (day 2)===
===June 20, Thursday (day 2)===
* 8:00-9:00, Early bird coffee and tea
* 8:00-9:00, Early bird coffee and tea
====On-going FOS silicon projects (part 2)====
* 9:00, Philippe Sauter and Thomas Benz  ([https://www.ethz.ch/ ETH Zurich]), ''[[Achieving Competitive Performance with Open EDA Tools on a 2MGE Open-Source Linux-Capable RISC-V SoC]]''
* 9:30, Jorge Marin and Christian Rojas ([https://ac3e.usm.cl/ AC3E - Chile]), ''[[Unlocking the power: energy management open-source analog building blocks from concept to silicon-proven IP]]''


====Hardware security====
====Hardware security====
* 10:00, Dorian Bachelot  ([https://www.degate.org/  Degate]), ''[[Degate: The stakes and challenges of silicon reverse engineering]]''
* 9:00, Dorian Bachelot  ([https://www.degate.org/  Degate]), ''[[Degate: The stakes and challenges of silicon reverse engineering]]''
* 9:30, Gabriel Gouvine ([http://lip6.fr/ LIP6]), ''[[Moosic: Design for Trust in the Open Source EDA Toolchain]]''


====Analog flow, transistor modelling and circuit simulation====
====Analog flow, transistor modelling and circuit simulation====
* 10:30, Leo Moser and Tim Edwards ([https://efabless.com/ Efabless]), ''[[CACE:  Defining an open-source analog and mixed-signal design flow]]''
* 10:00, Leo Moser and Tim Edwards ([https://efabless.com/ Efabless]), ''[[CACE:  Defining an open-source analog and mixed-signal design flow]]''
* 11:00, Arpad Buermen ([https://fides.fe.uni-lj.si/~arpadb/cv/cv2024.pdf University of Ljubljana]), ''[[VACASK: a Verilog-A Circuit Analysis Kernel]]''
* 10:30, Arpad Buermen ([https://fides.fe.uni-lj.si/~arpadb/cv/cv2024.pdf University of Ljubljana]), ''[[VACASK: a Verilog-A Circuit Analysis Kernel]]''
* 11:30, Felix Salfelder ([https://nlnet.nl/project/Gnucap-MixedSignals/  Gnucap MixedSignals]), ''[[Verilog-AMS in Gnucap (2024)|Verilog-AMS in Gnucap]]''
* 10:50, Felix Salfelder ([https://nlnet.nl/project/Gnucap-MixedSignals/  Gnucap MixedSignals]), ''[[Verilog-AMS in Gnucap (2024)|Verilog-AMS in Gnucap]]''
* 11:10, Arpad Buermen ([https://fides.fe.uni-lj.si/~arpadb/cv/cv2024.pdf University of Ljubljana]), ''[[PyOpus - a Python library for design automation]]''
* 11:30, Deni Alves ([https://deel.ufsc.br/ Federal University of Santa Catarina - Brasil]), ''[[ACM2 – A design-oriented model for open-source tools]]''
* '''12:00-13:30''', '''lunch break'''
* '''12:00-13:30''', '''lunch break'''
* 13:30, Arpad Buermen ([https://fides.fe.uni-lj.si/~arpadb/cv/cv2024.pdf University of Ljubljana]), ''[[PyOpus - a Python library for design automation]]''
* 14:00, Deni Alves ([https://deel.ufsc.br/ Federal University of Santa Catarina - Brasil]), ''[[ACM2 – A design-oriented model for open-source tools]]''


====Policy, EU projects and funding opportunities====
====Policy, EU projects and funding opportunities====
* 14:30, Korbinian Schreiber and Tina Tauchnitz ([https://vdivde-it.de  VDI/VDE-IT]), ''[[title to be announced]]''
* 13:30, Korbinian Schreiber and Tina Tauchnitz ([https://vdivde-it.de  VDI/VDE-IT]), ''[[title to be announced]]''
* 15:00, Luca Pezzarossa ([https://orbit.dtu.dk/en/persons/luca-pezzarossa DTU]), ''[[From Theory to Tape-Out: Chip Design Education with Edu4Chip ]]''
* 14:00, Luca Pezzarossa ([https://orbit.dtu.dk/en/persons/luca-pezzarossa DTU]), ''[[From Theory to Tape-Out: Chip Design Education with Edu4Chip ]]''


====Standards====
====Standards====
* 15:30, Philippe Morey-Chaisemartin ([https://xyalis.com/ Xyalis]/OASIS), ''[[Beyond tape-out: open the dark side]]''
* 14:20, Pieter Hijma ([https://opentoolchain.org/ Open Toolchain Foundation]), ''[[Open Documentation Standards and Open Toolchains]]''
* '''16:00-17:00''', '''Afternoon break.''' Coffee is served on-campus
* 14:40, Philippe Morey-Chaisemartin ([https://xyalis.com/ Xyalis]/OASIS), ''[[Beyond tape-out: open the dark side]]''
* 17:00, Pieter Hijma ([https://opentoolchain.org/ Open Toolchain Foundation]), ''[[Open Documentation Standards and Open Toolchains]]''
* '''15:10-16:00''', '''Afternoon break.''' Coffee is served on-campus


====Back-end design tools (part 1)====
====Sustainability session====
* 17:30, Ali Oudrhiri, ''[[Circuit design with Open EDA tools: a case study]]''
16:00-19:00: This session is organized independently by Sorbonne Université.
* 17:45, Mazher Iqbal, ''[[Accessibility and availability of Open EDA tools: the nightmare of distributions’ dependencies]]''


====Workshop====
The program is available [https://largo.lip6.fr/en/events/ here].
* 18:00-19:00, technical discussion


===June 21, Friday (day 3)===
===June 21, Friday (day 3)===
* 8:00-9:00, Early bird coffee and tea
* 8:00-9:00, Early bird coffee and tea


====Back-end design tools (part 2)====
====Back-end design tools====


* 9:00, Andrew Kahng ([https://openroadinitiative.org/  OpenROAD Initiative]), ''[[OpenROAD and The OpenROAD Initiative: Foundations for Open Innovation]]''
* 9:00, Andrew Kahng ([https://openroadinitiative.org/  OpenROAD Initiative]), ''[[OpenROAD and The OpenROAD Initiative: Foundations for Open Innovation]]''
Line 98: Line 98:
* '''12:00-13:30''', '''lunch break'''  
* '''12:00-13:30''', '''lunch break'''  
* 13:30, Christophe Alexandre ([https://github.com/xtofalex/naja Naja]), ''[[naja_edit, an open Source tool built on top of Naja (tentative)]]''
* 13:30, Christophe Alexandre ([https://github.com/xtofalex/naja Naja]), ''[[naja_edit, an open Source tool built on top of Naja (tentative)]]''
* 14:00, Dario Quintero ([https://piel.readthedocs.io/en/latest/sections/microservices/index.html PIEL]), ''[[Integrating Mixed-Signal Microelectronics and Photonics: A Co-Design Approach with Piel]]''
* 13:50, Dario Quintero ([https://piel.readthedocs.io/en/latest/sections/microservices/index.html PIEL]), ''[[Integrating Mixed-Signal Microelectronics and Photonics: A Co-Design Approach with Piel]]''
* 14:30, Tobias Senti ([https://www.ethz.ch/ student at ETH Zurich]), ''[[Liberty74: An Open-Source Verilog-to-PCB Flow]]''
* 14:10, Tobias Senti ([https://www.ethz.ch/ student at ETH Zurich]), ''[[Liberty74: An Open-Source Verilog-to-PCB Flow]]''
 
* 14:30, Ali Oudrhiri, ''[[Circuit design with Open EDA tools: a case study]]''
====Sustainability====
* 14:50, Mazher Iqbal, ''[[Accessibility and availability of Open EDA tools: the nightmare of distributions’ dependencies]]''
This session is organized independently by Sorbonne Université. The program and the submission instructions are available [https://largo.lip6.fr/en/events/ here].
* 15:10 Conclusions


== Practical information ==
== Practical information ==

Revision as of 12:39, 29 May 2024

Free Silicon Conference 2024
Fsic2024 logo.png
GenreFree software and free hardware development conference
Location(s)Paris, Sorbonne Université
CountryFrance
Websitewiki.f-si.org/index.php/FSiC2024


The 2024 Free Silicon Conference (FSiC) will take place in Paris (Sorbonne) on June 19, 20, 21 2024 (Wednesday to Friday). This event will build on top of the past FSiC editions. The conference will connect experts and enthusiasts who want to build a complete Free and Open Source CAD ecosystem for designing analog and digital integrated circuits. The conference will cover the full spectrum of the design process, from system architecture, to layout and verification. After the daily talks, the discussion will continue until late in an informal and relaxed atmosphere.

News

Participation

Participation to the conference is free of charge but the attendance must be reserved per email at fsic2024 'at' f-si.org. Details will be announced on this page and over the mastodon channel.

Tentative program

Before FSiC: Workshop on open-source silicon and open-source EDA

On the day before the conference, on June 18, and in the same room, there will be a workshop on open-source silicon and open-source EDA. The discussion will lead to the creation of Working Groups and to the drafting of a Roadmap for the European Commission. Attendance is free, but registration is required.

June 19, Wednesday (day 1)

  • 8:00-9:30, Registration and coffee
  • 9:30, Welcome and introductory announcements

High-level design and logic-synthesis

Foundries and PDKs

On-going FOS silicon projects

Workshop

  • 18:20-19:00, technical discussion

June 20, Thursday (day 2)

  • 8:00-9:00, Early bird coffee and tea

Hardware security

Analog flow, transistor modelling and circuit simulation

Policy, EU projects and funding opportunities

Standards

Sustainability session

16:00-19:00: This session is organized independently by Sorbonne Université.

The program is available here.

June 21, Friday (day 3)

  • 8:00-9:00, Early bird coffee and tea

Back-end design tools

Practical information

Organizing committee

Fsic2022 la.png
Luca Alloatti
Libre hardware promoter
‟Technology is political. I stand for defending free access to technology and the right for transparency.”
Fsic2024 gc.png
Gaëtan Cassiers
Hardware security researcher
‟Free and transparent technology empowers people and protects fundamental freedoms.”
Fsic2024 cgg.png
Constantin Gierczak-Galle
Student and enthousiast
‟Technology can be both Mankind's development and demise. Promoting the former while hindering the latter can only happen through decentralization, democratization and open collaboration.”
Fsic2022 mk.png
Matthias Köfferlein
FOSS EDA author
‟I am passionate about helping people with my technical skills. Coding EDA is like gardening to me: may it grow and feed people.”
Fsic2022 tk.png
Thomas Kramer
Skeptical technology enthusiast
‟I like to understand technology, to adapt and enhance it. Technology should not be mythical or owned by experts only, it needs to be comprehensible.”
Fsic2024 ms.png
Martin Schoeberl
Professor at DTU
‟Open-source tools and technology gives freedom to students to explore chip design on their own and on their computers, not limiting them to the walled garden of a dedicated lab at the University”

Local hosting committee

The event is hosted by Sorbonne Université (SU) and members of the LIP6 laboratory including Cécile Braunstein, Roselyne Chotin, Marie-Minerve Louerat and Franck Wajsbürt.

Donations

We are looking for sponsors to cover extra services at the conference, such as food and beverages. In case of interest, please write at fsic2024 'at' f-si.org.

Academic sponsors

SUS LIP6 CNRSnew.jpg Irill.png Cemip-logo.png DTU Logo.jpg

Acknowledgements

This conference is funded by the EU HORIZON Coordination and Support Action GoIT project with ID number 101070669.

EU-co-funded.jpg GoIT.png