Difference between revisions of "FSiC2019"
Line 28: | Line 28: | ||
'''Day 1''' | '''Day 1''' | ||
* [https://puri.sm/about/team/ Todd Weaver], ''Title to be announced'', [https://puri.sm Purism] | * [https://puri.sm/about/team/ Todd Weaver], ''Title to be announced'', [https://puri.sm Purism] | ||
* [http://www.echopen.org/ echopen], The open-source and low-cost echo-stethoscope project | * Speaker to be announced, ''Title to be announced'', [http://www.echopen.org/ echopen], The open-source and low-cost echo-stethoscope project | ||
* [http://wiring.org.co/about.html Hernando Barragán], ''Wiring and visions'', [http://wiring.org.co/ Wiring] | * [http://wiring.org.co/about.html Hernando Barragán], ''[[Wiring and visions]]'', [http://wiring.org.co/ Wiring] | ||
* [https://www.cs.hs-rm.de/~reith/ Steffen Reith], ''Title to be announced'', [https://www.hs-rm.de/ Hochschule RheinMain] | * [https://www.cs.hs-rm.de/~reith/ Steffen Reith], ''Title to be announced'', [https://www.hs-rm.de/ Hochschule RheinMain] | ||
* Edmund Humenberger, ''ASICone. Goals, timeline, participants and tools'', [https://www.symbioticeda.com Symbiotic EDA] | * Edmund Humenberger, ''[[ASICone. Goals, timeline, participants and tools]]'', [https://www.symbioticeda.com Symbiotic EDA] | ||
* | * [http://www-labsticc.univ-ubs.fr/~coussy/ Philippe Coussy], ''[[GAUT]]'', [http://www.gaut.fr/ GAUT], Lab-STICC Université Bretagne Sud | ||
* Tristan Gingold, ''Title to be announced'', [http://ghdl.free.fr/ GHDL] | * Tristan Gingold, ''Title to be announced'', [http://ghdl.free.fr/ GHDL] | ||
* Frédéric Pétrot, ''High level Simulation'', [http://tima.imag.fr/sls/ Université Grenoble Alpes and TIMA Laboratory] | * Frédéric Pétrot, ''[[High level Simulation]]'', [http://tima.imag.fr/sls/ Université Grenoble Alpes and TIMA Laboratory] | ||
* Pirouz Bazargan Sabet, ''Functional abstraction'', [https://www.lip6.fr/actualite/personnes-fiche.php?ident=P87 Sorbonne Université and LIP6 Laboratory] | * Pirouz Bazargan Sabet, ''[[Functional abstraction]]'', [https://www.lip6.fr/actualite/personnes-fiche.php?ident=P87 Sorbonne Université and LIP6 Laboratory] | ||
* Charles Papon, ''From the RISC-V spec to a low-tech SoC, passing by SpinalHDL, VexRiscv and OpenOCD'', [https://github.com/SpinalHDL SpinalHDL] | * Charles Papon, ''[[From the RISC-V spec to a low-tech SoC, passing by SpinalHDL, VexRiscv and OpenOCD]]'', [https://github.com/SpinalHDL SpinalHDL] | ||
* Jean Bruant, ''State of the art on high-level hardware description languages to generate VHDL or SystemVerilog'', [https://www.ovh.com/fr/ OVH] and [http://tima.imag.fr/sls/ TIMA Laboratory] | * Jean Bruant, ''[[State of the art on high-level hardware description languages to generate VHDL or SystemVerilog]]'', [https://www.ovh.com/fr/ OVH] and [http://tima.imag.fr/sls/ TIMA Laboratory] | ||
* Christoph Grimm, ''SystemC AMS and upcoming free frameworks for the free design'', [https://cps.cs.uni-kl.de/en/staff/christoph-grimm-prof-dr/ Kaiserslautern University] | * Christoph Grimm, ''[[SystemC AMS and upcoming free frameworks for the free design]]'', [https://cps.cs.uni-kl.de/en/staff/christoph-grimm-prof-dr/ Kaiserslautern University] | ||
* [https://www.uni-due.de/person/1998 Holger Vogt], ''[http://ngspice.sourceforge.net/ ngspice] | * [https://www.uni-due.de/person/1998 Holger Vogt], ''[[ngspice - an open source mixed signal circuit simulator]]'', [http://ngspice.sourceforge.net/ ngspice], [http://www.uni-due.de/ebs University Duisburg-Essen] | ||
* [http://www.mos-ak.org/wg.html Wladek Grabinski], ''MOS-AK FOSS TCAD/EDA Perspective'', [http://mos-ak.org/ MOS-AK (EU)] | * [http://www.mos-ak.org/wg.html Wladek Grabinski], ''[[MOS-AK FOSS TCAD/EDA Perspective]]'', [http://mos-ak.org/ MOS-AK (EU)] | ||
'''Day 2''' | '''Day 2''' | ||
* Jean-Christophe Crébier, ''CMP add on services'', [https://mycmp.fr/ CMP] | * Jean-Christophe Crébier, ''[[CMP add on services]]'', [https://mycmp.fr/ CMP] | ||
* Speaker to be announced, ''LibreSilicon'', [http://libresilicon.com/ LibreSilicon] | * Speaker to be announced, ''[[LibreSilicon]]'', [http://libresilicon.com/ LibreSilicon] | ||
* Thomas Benz, ''Converting 45nm transistor netlists to open standards'', [https://www.ethz.ch ETH Zurich] | * Thomas Benz, ''[[Converting 45nm transistor netlists to open standards]]'', [https://www.ethz.ch ETH Zurich] | ||
* Naohiko Shimizu, ''The development of the NSXLIB standard cell scalable library'', [http://labo.nshimizu.com/ Tokai University] | * Naohiko Shimizu, ''[[The development of the NSXLIB standard cell scalable library]]'', [http://labo.nshimizu.com/ Tokai University] | ||
* | * [https://www.soe.ucsc.edu/people/mrg Matthew Guthaus], ''[[OpenRAM]]'', [https://openram.soe.ucsc.edu/ OpenRAM, UCSC] | ||
* Thomas Kramer, ''FOS standard cell generator from scratch'', [https://www.ethz.ch ETH Zurich] | * Thomas Kramer, ''[[FOS standard cell generator from scratch]]'', [https://www.ethz.ch ETH Zurich] | ||
* Matthias Köfferlein, ''Mask layout database and (new) verification algorithms'', [https://klayout.de KLayout] | * Matthias Köfferlein, ''[[Mask layout database and (new) verification algorithms]]'', [https://klayout.de KLayout] | ||
* Liliana Andrade, ''Mixed-signal system modelling and simulation'', [http://tima.imag.fr/sls/ Université Grenoble Alpes and TIMA Laboratory] | * Liliana Andrade, ''[[Mixed-signal system modelling and simulation]]'', [http://tima.imag.fr/sls/ Université Grenoble Alpes and TIMA Laboratory] | ||
* Gabriel Gouvine, ''Title to be announced'', [https://www.localsolver.com/ Local Solver] | * Gabriel Gouvine, ''Title to be announced'', [https://www.localsolver.com/ Local Solver] | ||
* Enrico Di Lorenzo, [[Open_Source_Parasitic_Extraction|''Open Source parasitic extraction - solutions, challenges, and business models'']], [http://www.fastfieldsolvers.com FastFieldSolvers] | * Enrico Di Lorenzo, [[Open_Source_Parasitic_Extraction|''Open Source parasitic extraction - solutions, challenges, and business models'']], [http://www.fastfieldsolvers.com FastFieldSolvers] | ||
Line 56: | Line 56: | ||
'''Day 3''' | '''Day 3''' | ||
* Speaker to be announced, ''High level system modelling, hands-on computer session'', [https://www.greensocs.com/about-us GreenSocs] | * Speaker to be announced, ''[[High level system modelling, hands-on computer session]]'', [https://www.greensocs.com/about-us GreenSocs] | ||
* [https://www.lip6.fr/actualite/personnes-fiche.php?ident=P109 Jean-Paul Chaput], ''The | * [https://www.lip6.fr/actualite/personnes-fiche.php?ident=P109 Jean-Paul Chaput], ''[[The Alliance/Coriolis design flow]]'', [https://www-soc.lip6.fr/equipe-cian/logiciels LIP6] | ||
* Matthias Köfferlein, ''Hands-on with KLayout: Design rule checks and layout to netlist tools'', [https://klayout.de KLayout] | * Matthias Köfferlein, ''[[Hands-on with KLayout: Design rule checks and layout to netlist tools]]'', [https://klayout.de KLayout] | ||
== Preliminary Program == | == Preliminary Program == |
Revision as of 15:22, 1 February 2019
Free Silicon Conference 2019 | |
---|---|
![]() | |
Genre | Free software and free hardware development conference |
Location(s) | Paris, Sorbonne University |
Country | France |
Website | wiki.f-si.org/index.php/FSiC2019 |
The second Free Silicon Conference (FSiC) will be held at Sorbonne Université (Paris) on March 14-16 2019. The conference will bring together experts and enthusiasts who want to build a complete Free and Open Source CAD ecosystem for designing analog and digital integrated circuits. The conference will cover the full spectrum of the design process, from system architecture, to layout and verification. The conference consists of three full days, including a Saturday for facilitating those who are involved as non-professionals. After the daily talks, the discussion will continue until late in an informal and relaxed atmosphere.
Abstract submission
Everybody is welcome to propose a talk by writing to fsic2019 'at' f-si.org. The submission window opened on December 12 2018 and will close on January 31 2019. Acceptance will be communicated by February 10.
Participation
Attending the conference is free of charge. However, due to the limited number of spaces available, places must be reserved before February 15 by writing at fsic2019 'at' f-si.org.
Organizing committee
- Marie-Minerve Louërat, Lip6, CNRS
- Roselyne Chotin, Lip6, Sorbonne Université
- Jean-Paul Chaput, Lip6, Sorbonne Université
- Luca Alloatti, ETH-Zurich
- Matthias Koefferlein, KLayout project
- Sean Cross, Kosagi
Confirmed invited talks
The speakers below have confirmed their attendance. Speakers who gave a tentative agreement are not yet included.
Day 1
- Todd Weaver, Title to be announced, Purism
- Speaker to be announced, Title to be announced, echopen, The open-source and low-cost echo-stethoscope project
- Hernando Barragán, Wiring and visions, Wiring
- Steffen Reith, Title to be announced, Hochschule RheinMain
- Edmund Humenberger, ASICone. Goals, timeline, participants and tools, Symbiotic EDA
- Philippe Coussy, GAUT, GAUT, Lab-STICC Université Bretagne Sud
- Tristan Gingold, Title to be announced, GHDL
- Frédéric Pétrot, High level Simulation, Université Grenoble Alpes and TIMA Laboratory
- Pirouz Bazargan Sabet, Functional abstraction, Sorbonne Université and LIP6 Laboratory
- Charles Papon, From the RISC-V spec to a low-tech SoC, passing by SpinalHDL, VexRiscv and OpenOCD, SpinalHDL
- Jean Bruant, State of the art on high-level hardware description languages to generate VHDL or SystemVerilog, OVH and TIMA Laboratory
- Christoph Grimm, SystemC AMS and upcoming free frameworks for the free design, Kaiserslautern University
- Holger Vogt, ngspice - an open source mixed signal circuit simulator, ngspice, University Duisburg-Essen
- Wladek Grabinski, MOS-AK FOSS TCAD/EDA Perspective, MOS-AK (EU)
Day 2
- Jean-Christophe Crébier, CMP add on services, CMP
- Speaker to be announced, LibreSilicon, LibreSilicon
- Thomas Benz, Converting 45nm transistor netlists to open standards, ETH Zurich
- Naohiko Shimizu, The development of the NSXLIB standard cell scalable library, Tokai University
- Matthew Guthaus, OpenRAM, OpenRAM, UCSC
- Thomas Kramer, FOS standard cell generator from scratch, ETH Zurich
- Matthias Köfferlein, Mask layout database and (new) verification algorithms, KLayout
- Liliana Andrade, Mixed-signal system modelling and simulation, Université Grenoble Alpes and TIMA Laboratory
- Gabriel Gouvine, Title to be announced, Local Solver
- Enrico Di Lorenzo, Open Source parasitic extraction - solutions, challenges, and business models, FastFieldSolvers
- Tim Edwards, Title to be announced, Open Circuit Design, Qflow
Day 3
- Speaker to be announced, High level system modelling, hands-on computer session, GreenSocs
- Jean-Paul Chaput, The Alliance/Coriolis design flow, LIP6
- Matthias Köfferlein, Hands-on with KLayout: Design rule checks and layout to netlist tools, KLayout
Preliminary Program
March 14, Thursday (Day 1)
Introduction
- Motivations for Free and Open Source (FOS) hardware
- Impact on society, academia, makers, industry
- Impact on cybersecurity
- Politics and marketing
- Business opportunities
High-level system requirements
- Case studies from the perspective successful Open Hardware projects
High-level digital design (architectural and pre-layout)
- Architectural opportunities for FOS Hardware
- High-level hardware description languages to generate VHDL or SystemVerilog
- Formal verification
- High-level virtual prototyping
Analog design and simulation
- Comparison of FOS tools: Coriolis, qucs, KiCad.
- Ngspice
- SystemC-AMS
March 15, Friday (Day 2)
Foundries
- FOS hardware from the foundry's perspective: legal challenges and opportunities
- MakeLSI
Setting up the ingredients
- Importing PDKs into FOS formats
- Standard cell: generators and modelling
- Parametrized analog devices and topologies
- Parametrized Optical devices
- Memory generators
CAD internals and algorithms - how the tools work
- The role of databases
- Place algorithms
- Routing algorithms, global and detailed
- Timing analysis
- Power analysis
- Formal VHDL verification
Legal issues
- The constrains of typical NDAs
- Hardware FOS licenses. State-of-the-art
March 16, Saturday (Day 3)
CAD tool usage - demos
- Synthesis
- Place and route tools
- Timing analysis
- Clock distribution
Post place-and-route (P&R) verification and simulators
- Design Rule Check
- LVS
- Static Timing Analysis
- Fault modelling and Automatic Test Pattern Generators (ATPG)
Workshop
Further topics and questions raised during the conference will be discussed in plenary or in individual working groups.